



## **TO-220 Plastic-Encapsulate Thyristors-SCR**

## **CYN1025**





TO-220 Leaded Plastic Package RoHS compliant

TO-220

## **Features**

| SYMBOL              | VALUE | UNIT |
|---------------------|-------|------|
| I <sub>T(RMS)</sub> | 25    | Α    |
| $V_{DRM}/V_{RRM}$   | 1000  | V    |
| I <sub>GT</sub>     | 40    | mA   |

**APPLICATIONS:** Suitable for general purpose applications. They provide a superior performance in surge current capabilities.

## **ABSOLUTE MAXIMUM RATINGS** (Ta = 25 °C Unless otherwise specified)

| PARAMETER                                                                                    |            |            | SYMBOL              | VALUE       | UNIT   |
|----------------------------------------------------------------------------------------------|------------|------------|---------------------|-------------|--------|
| RMS on-state current (180° conduction angle)                                                 |            | Tc = 100°C | I <sub>T(RMS)</sub> | 25          | Α      |
| Average on-state current (180° conduction angle)                                             |            | Tc = 100°C | T <sub>(AV)</sub>   | 16          | Α      |
| Non repetitive surge peak on-state current                                                   | tp = 8.3ms | Ti = 25°C  | _                   | 314         | Α      |
|                                                                                              | tp = 10ms  | 1] = 25 C  | ITSM                | 300         | 7 ^    |
| I²t Value for fusing                                                                         | tp = 10ms  | Tj = 25°C  | l²t                 | 450         | $A^2S$ |
| Critical rate of rise of on-state current $I_G = 2 \times I_{GT}$ , tr $\leq 100 \text{ ns}$ | F = 60Hz   | Tj = 125°C | dI/dt               | 50          | A/µs   |
| Peak gate current                                                                            | tp = 20 μs | Tj = 125°C | I <sub>GM</sub>     | 4           | Α      |
| Average gate power dissipation Tj = 125°C                                                    |            |            | $P_{G(AV)}$         | 1           | W      |
| Storage junction temperature range                                                           |            |            | $T_{stg}$           | -40 to +150 | °C     |
| Operating junction temperature range                                                         |            |            | Tj                  | -40 to +125 | °C     |
| Maximum peak reverse gate voltage                                                            |            |            | $V_{RGM}$           | 5           | V      |

#### THERMAL RESISTANCES

| Junction to case (DC)    | $R_{th(j-c)}$ | 1.0 | °C/W |
|--------------------------|---------------|-----|------|
| Junction to ambient (DC) | $R_{th(i-a)}$ | 60  | °C/W |

S = Copper surface under tab

CYN1025 Rev0\_27072020EJS







## **ELECTRICAL CHARACTERISTICS at** (Ta = 25 °C Unless otherwise specified)

| PARAMETER                                  |                        | SYMBOL           | TEST CONDITION                               | MIN  | TYP | MAX  | UNIT |
|--------------------------------------------|------------------------|------------------|----------------------------------------------|------|-----|------|------|
| Triggering gate current                    |                        | I <sub>GT</sub>  | $V_{D} = 12V R_{L} = 33\Omega$               | 4    |     | 40   | m A  |
| Triggering gate voltage                    |                        | $V_{GT}$         | V <sub>D</sub> = 12 V IX <sub>L</sub> = 3322 |      |     | 1.3  | mA   |
| Non-triggering gate voltage                | T <sub>j</sub> = 125°C | $V_{\sf GD}$     | $V_D = V_{DRM} R_L = 3.3 k\Omega$            | 0.2  |     |      | V    |
| Holding current                            |                        | I <sub>H</sub>   | I <sub>T</sub> = 500mA Gate open             |      |     | 50   | V    |
| Latching current                           |                        | Iι               | I <sub>G</sub> = 1.2 I <sub>GT</sub>         |      |     | 90   | mA   |
| Critical rate of rise of off-state voltage | T <sub>j</sub> = 125°C | dV/dt            | V <sub>D</sub> = 67% VDRM Gate open          | 1000 |     |      | V/µs |
| Peak on-state voltage drop                 | T <sub>j</sub> = 25°C  | $V_{TM}$         | I <sub>TM</sub> = 50 A tp = 380 μs           |      |     | 1.6  | V    |
| Threshold voltage                          | T <sub>j</sub> = 125°C | $V_{t0}$         | Threshold voltage                            |      |     | 0.77 | V    |
| Dynamic on-state resistance                | T <sub>j</sub> = 125°C | $R_d$            | Dynamic resistance                           |      |     | 14   | mΩ   |
| Maximum leakage current                    | $T_j = 25^{\circ}C$    | I <sub>DRM</sub> |                                              |      |     | 5    | μΑ   |
| Maximum Reverse leakage current            | T <sub>j</sub> = 125°C | I <sub>RRM</sub> | $V_{DRM} = V_{RRM}$                          |      |     | 4    | mA   |





### **TYPICAL CHARACTERISTICS CURVES**

Fig 1: Maximum average power dissipation versus average on-state current.



Fig 3. Average and D.C. on-state current versus ambient temperature (copper surface under tab: S = 1 cm<sup>2</sup>



Fig 5: Relative variation of gate trigger current, holding current and latching current versus junction temperature.



Fig 2: Average and D.C. on-state current versus case temperature.



Fig 4. Relative variation of thermal impedance versus pulse duration.



Fig 6: Surge peak on-state current versus number of cycles.



CYN1025 Rev0\_27072020EJS





## TYPICAL CHARACTERISTICS CURVES

Fig 7. Non-repetitive surge peak on-state current for a sinusoidal pulse with width tp < 10 ms, and corresponding values of l<sup>2</sup>t.

Fig 8. On-state characteristics (maximum values).





Fig 9. Thermal resistance junction to ambient versus copper surface under tab (Epoxy printed circuit board FR4, copper thickness: 35 μm)







## **PACKAGE DETAILS**

TO-220 Leaded Plastic Package



Unit: mm

## **PIN CONFIGURATION**

- 1. Cathode
- 2. Anode
- 3. Gate

CYN1025 Rev0\_27072020EJS







# Recommended Product Storage Environment for Discrete Semiconductor Devices

This storage environment assumes that the Diodes and transistors are packed properly inside the original packing supplied by CDIL.

- · Temperature 5 °C to 30 °C
- · Humidity between 40 to 70 %RH
- · Air should be clean.
- · Avoid harmful gas or dust.
- · Avoid outdoor exposure or storage in areas subject to rain or water spraying .
- · Avoid storage in areas subject to corrosive gas or dust. Product shall not be stored in areas exposed to direct sunlight.
- · Avoid rapid change of temperature.
- · Avoid condensation.
- · Mechanical stress such as vibration and impact shall be avoided.
- · The product shall not be placed directly on the floor.
- The product shall be stored on a plane area. They should not be turned upside down. They should not be placed against the wall.

#### **Shelf Life of CDIL Products**

The shelf life of products is the period from product manufacture to shipment to customers. The product can be unconditionally shipped within this period. The period is defined as 2 years.

If products are stored longer than the shelf life of 2 years the products shall be subjected to quality check as per CDIL quality procedure.

The products are further warranted for another one year after the date of shipment subject to the above conditions in CDIL original packing.

#### Floor Life of CDIL Products and MSL Level

When the products are opened from the original packing, the floor life will start.

For this, the following JEDEC table may be referred:

| JEDEC MSL Level |                    |                 |  |  |
|-----------------|--------------------|-----------------|--|--|
| Level           | Time               | Condition       |  |  |
| 1               | Unlimited          | ≤30 °C / 85% RH |  |  |
| 2               | 1 Year             | ≤30 °C / 60% RH |  |  |
| 2a              | 4 Weeks            | ≤30 °C / 60% RH |  |  |
| 3               | 168 Hours          | ≤30 °C / 60% RH |  |  |
| 4               | 72 Hours           | ≤30 °C / 60% RH |  |  |
| 5               | 48 Hours           | ≤30 °C / 60% RH |  |  |
| 5a              | 24 Hours           | ≤30 °C / 60% RH |  |  |
| 6               | Time on Label(TOL) | ≤30 °C / 60% RH |  |  |







#### **Customer Notes**

#### **Component Disposal Instructions**

- 1. CDIL Semiconductor Devices are RoHS compliant, customers are requested to please dispose as per prevailing Environmental Legislation of their Country.
- 2. In Europe, please dispose as per EU Directive 2002/96/EC on Waste Electrical and Electronic Equipment (WEEE).

#### **Disclaimer**

The product information and the selection guides facilitate selection of the CDIL's Semiconductor Device(s) best suited for application in your product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionality parameters for your application. The information furnished in the Data Sheet and on the CDIL Web Site/CD are believed to be accurate and reliable. CDIL however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out of the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed for use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Semiconductor Devices or incorporated in their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damages resulting from such sale(s). CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice.



#### Continental Device India Pvt. Limited

CYN1025 Rev0 27072020EJS