



## **8A TRIACs**

BTA08 - 600/800/1200



TO-220 Leaded Insulated Plastic Package RoHS compliant

## TO-220

#### **GENERAL DISCRIPTION:**

BTA08 Series Triacs, with high ability to withstand the shock loading of large current, provide high dV/dt rate with strong resistance to electromagnetic interface. With high commutation performances, 3 Quadrants products especially recommended for use on Inductive Load. It provides Insulation voltage rated at 2500V RMS from all three terminals to external heatsink complying with UL standards.

**APPLICATIONS:** High commutation performances.

## **ABSOLUTE MAXIMUM RATINGS** (Ta = 25 °C Unless otherwise specified)

| PARAMETER                                                         | SYMBOL              | VALUE        | UNIT              |
|-------------------------------------------------------------------|---------------------|--------------|-------------------|
| Repetitive Peak Off-State Voltage (Tj=25°C)                       | $V_{DRM}$           | 600/800/1200 | V                 |
| Repetitive Peak Reverse Voltage (Tj=25°C)                         | $V_{RRM}$           | 600/800/1200 | V                 |
| Non Repetitive Surge Peak Off-State Voltage                       | $V_{DSM}$           | VDRM + 100   | V                 |
| Non Repetitive Peak Reverse Voltage                               | $V_{RSM}$           | VRRM + 100   | V                 |
| RMS On-State Current (TC = 100°C)                                 | I <sub>T(RMS)</sub> | 8            | Α                 |
| Non Repetitive Surge Peak On-State Current (Full Cycle, f = 50Hz) | I <sub>TSM</sub>    | 80           | А                 |
| I2t Value For Fusing (tp=10ms)                                    | l <sup>2</sup> t    | 32           | $A^2s$            |
| Critical Rate of Rise of On-State Current (IG = 2 X IGT)          | dI/dt               | 50           | A <sup>2</sup> µs |
| Peak Gate Current                                                 | I <sub>GM</sub>     | 4            | Α                 |
| Average Gate Power Dissipation                                    | $P_{G(AV)}$         | 1            | W                 |
| Peak Gate Power                                                   | $P_GM$              | 5            | W                 |
| Storage Junction Temperature Range                                | T <sub>STG</sub>    | -40 to +150  | °C                |
| Operating Junction Temperature Range                              | $T_J$               | -40 to +125  | °C                |

## **Thermal Resistance**

| PARAMETER                                   | SYMBOL        | VALUE | UNIT |
|---------------------------------------------|---------------|-------|------|
| Maximum Thermal Resistance Junction to case | $R_{th(j-c)}$ | 4.0   | °C/W |



## Continental Device India Pvt. Limited







## **ELECTRICAL CHARACTERISTICS at** (Ta = 25 °C Unless otherwise specified)

## 3 Quadrants

| PARAMETER                                  | CVMDOL            | QUADRANT TEST CONDITION |                                                          | VALUE |      |      | UNIT  |      |  |
|--------------------------------------------|-------------------|-------------------------|----------------------------------------------------------|-------|------|------|-------|------|--|
| PARAMETER                                  | STWIDUL           | QUADRANT                | TEST CONDITION                                           | TW    | SW   | CW   | BW    | UNII |  |
| Gate Trigger Current                       | $I_{\mathrm{GT}}$ | 1 - 11 - 111            | \/ -12\/ D -22O                                          | <5    | <10  | <35  | <50   | mA   |  |
| Gate Trigger Voltage                       | $V_{GT}$          | 1 - 11 - 111            | $V_D=12V, R_L=33\Omega$                                  |       | <1.5 |      |       | V    |  |
| Off-State Gate<br>Voltage                  | $V_{\sf GD}$      | 1 - 11 - 111            | $V_D = V_{DRM}, T_j = 125$ °C,<br>$R_L = 3.3$ K $\Omega$ |       | >    | >0.2 |       | V    |  |
| Latabina Oumant                            |                   | I - III                 | L =4.0 V L                                               | <15   | <20  | <50  | <70   | ^    |  |
| Latching Current                           | IL                | II                      | $I_{G}$ =1.2 X $I_{GT}$                                  | <25   | <35  | <60  | <80   | mA   |  |
| Holding Current                            | l <sub>Η</sub>    |                         | $I_{TM} = 100 \text{mA}$                                 | <10   | <15  | <40  | <60   | mA   |  |
| Critical Rate of Rise of Off-State Voltage | dV/dt             |                         | $V_D = 2/3 V_{DRM}$ , Gate<br>Open, $T_j = 125$ °C       | >50   | >200 | >500 | >1000 | V/µs |  |

#### 4 Quadrants

| DADAMETED                                  | CVMBOL          | CHARRANT     | TEST CONDITION                                           | VALU | LIMIT |      |  |
|--------------------------------------------|-----------------|--------------|----------------------------------------------------------|------|-------|------|--|
| PARAMETER                                  | STMBOL          | QUADRANT     | TEST CONDITION                                           | С    | В     | UNIT |  |
| Gate Trigger Current                       |                 | 1 - 11 - 111 |                                                          | <25  | <50   | mA   |  |
| Gate Higger Current                        | I <sub>GT</sub> | IV           | $V_{D} = 12V, R_{I} = 33\Omega$                          | <50  | <70   | ША   |  |
| Gate Trigger Voltage                       | $V_{GT}$        | ALL          |                                                          | <1.5 |       | V    |  |
| Off-State Gate<br>Voltage                  | $V_{\sf GD}$    | ALL          | $V_D = V_{DRM}, T_j = 125$ °C,<br>$R_L = 3.3$ K $\Omega$ | >0.2 |       | ٧    |  |
| Latching Current                           | ,               | I - III - IV | I =1 2 V I                                               | <35  | <50   | mA   |  |
| Latching Current                           | IL              | II           | $I_G=1.2 \times I_{GT}$                                  | <60  | <80   | MA   |  |
| Holding Current                            | I <sub>H</sub>  |              | $I_{T} = 200 \text{mA}$                                  | <25  | <50   | mA   |  |
| Critical Rate of Rise of Off-State Voltage | dV/dt           |              | $V_D = 2/3 V_{DRM}$ , Gate<br>Open, $T_j=125$ °C         | >200 | >500  | V/µs |  |

## STATIC CHARACTERISTICS

| PARAMETER         |                       | SYMBOL TEST CONDITION               | VALUE                                       |      | LINUT |      |
|-------------------|-----------------------|-------------------------------------|---------------------------------------------|------|-------|------|
|                   |                       |                                     | TEST CONDITION                              | MIN  | MAX   | UNIT |
| On-State Voltage  | T <sub>J</sub> =25°C  | $V_{TM}$                            | I <sub>TM</sub> =11A, t <sub>p</sub> =380μs | 1.55 | 1     | V    |
| Off-State Leakage | T <sub>J</sub> = 25°C | / .                                 | \/ -\/ \/ -\/                               | 5    | -     | μA   |
| Current           | T <sub>J</sub> =125°C | I <sub>DRM</sub> / I <sub>RRM</sub> | $V_D = V_{DRM}, V_R = V_{RRM}$              | 1    | -     | mA   |



## Continental Device India Pvt. Limited

An IATF 16949, ISO9001 and ISO 14001 Certified Company





## TYPICAL CHERESTERISTIC CURVES

Fig 1: Maximum power dissipation versus RMS On-State current



Fig 3: Surge peak On-State current versus number of cycles



Fig 2: RMS On-State current versus case Temperature



Fig 4: On-State characteristics (maximum value)



Fig 5: Non-Repetitive surge peak on-state current for a sinusoidal pulse with width tp<20ms, and corresponding value of I<sup>2</sup>t (d1/dt<504/11e)



Fig 6: Relative variations of gate trigger current, holding current and latching current versus junction temperature











## **PACKAGE DETAILS**

## TO-220 (INSULATED) PACKAGE OUTLINE AND DIMENSION



|   | DIM | MIN.  | MAX.  |
|---|-----|-------|-------|
|   | A   | 14.42 | 16.51 |
|   | В   | 9.63  | 10.67 |
|   | С   | 3.56  | 4.83  |
|   | D   |       | 0.90  |
|   | E   | 1.15  | 1.40  |
|   | F   | 3.75  | 3.88  |
|   | G   | 2.29  | 2.79  |
|   | Н   | 2.54  | 3.43  |
| = | J   |       | 0.56  |
|   | K   | 12.70 | 14.73 |
| [ | L   | 2.80  | 4.07  |
|   | M   | 2.03  | 2.92  |
|   | N   |       | 31.24 |
|   | 0   | DEG 7 |       |

## **PIN CONFIGURATION**

- 1. MAIN TERMINAL T1
- 2. MAIN TERMINAL T2
- 3. GATE







# Recommended Product Storage Environment for Discrete Semiconductor Devices

This storage environment assumes that the Diodes and transistors are packed properly inside the original packing supplied by CDIL.

- · Temperature 5 °C to 30 °C
- · Humidity between 40 to 70 %RH
- · Air should be clean.
- · Avoid harmful gas or dust.
- · Avoid outdoor exposure or storage in areas subject to rain or water spraying .
- · Avoid storage in areas subject to corrosive gas or dust. Product shall not be stored in areas exposed to direct sunlight.
- · Avoid rapid change of temperature.
- · Avoid condensation.
- · Mechanical stress such as vibration and impact shall be avoided.
- · The product shall not be placed directly on the floor.
- The product shall be stored on a plane area. They should not be turned upside down. They should not be placed against the wall.

#### **Shelf Life of CDIL Products**

The shelf life of products is the period from product manufacture to shipment to customers. The product can be unconditionally shipped within this period. The period is defined as 2 years.

If products are stored longer than the shelf life of 2 years the products shall be subjected to quality check as per CDIL quality procedure.

The products are further warranted for another one year after the date of shipment subject to the above conditions in CDIL original packing.

### Floor Life of CDIL Products and MSL Level

When the products are opened from the original packing, the floor life will start.

For this, the following JEDEC table may be referred:

| JEDEC MSL Level |                    |                 |  |  |
|-----------------|--------------------|-----------------|--|--|
| Level           | Time               | Condition       |  |  |
| 1               | Unlimited          | ≤30 °C / 85% RH |  |  |
| 2               | 1 Year             | ≤30 °C / 60% RH |  |  |
| 2a              | 4 Weeks            | ≤30 °C / 60% RH |  |  |
| 3               | 168 Hours          | ≤30 °C / 60% RH |  |  |
| 4               | 72 Hours           | ≤30 °C / 60% RH |  |  |
| 5               | 48 Hours           | ≤30 °C / 60% RH |  |  |
| 5a              | 24 Hours           | ≤30 °C / 60% RH |  |  |
| 6               | Time on Label(TOL) | ≤30 °C / 60% RH |  |  |







#### **Customer Notes**

## **Component Disposal Instructions**

- 1. CDIL Semiconductor Devices are RoHS compliant, customers are requested to please dispose as per prevailing Environmental Legislation of their Country.
- 2. In Europe, please dispose as per EU Directive 2002/96/EC on Waste Electrical and Electronic Equipment (WEEE).

#### **Disclaimer**

The product information and the selection guides facilitate selection of the CDIL's Semiconductor Device(s) best suited for application in your product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionality parameters for your application. The information furnished in the Data Sheet and on the CDIL Web Site/CD are believed to be accurate and reliable. CDIL however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out of the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed for use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Semiconductor Devices or incorporated in their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damages resulting from such sale(s).

CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice.



CDIL is a registered trademark of

#### **Continental Device India Pvt. Limited**

C-120 Naraina Industrial Area, New Delhi 110 028, India.

Telephone +91-11-2579 6150, 4141 1112 Fax +91-11-2579 5290, 4141 1119

email@cdil.com www.cdil.com

CIN No. U32109DL1964PTC004291